# Disk Access Example



- Given
  - 512B sector, 15,000rpm, 4ms average seek time, 100MB/s transfer rate, 0.2ms controller overhead, idle disk
- Average read time
  - 4ms seek time
    - $+ \frac{1}{2} / (15,000/60) = 2$ ms rotational latency
    - + 512 / 100 MB/s = 0.005 ms transfer time
    - + 0.2ms controller delay
    - = 6.2 ms
- If actual average seek time is 1ms
  - Average read time = 3.2ms



#### **Disk Performance Issues**

- Manufacturers quote average seek time
  - Based on all possible seeks
  - Locality and OS scheduling lead to smaller actual average seek times
- Smart disk controller allocate physical sectors on disk
  - Present logical sector interface to host
  - SCSI, ATA, SATA, PCIe
- Disk drives include caches
  - Prefetch sectors in anticipation of access
  - Avoid seek and rotational delay



## **Cache Memory**

- Cache memory
  - The level of the memory hierarchy closest to the CPU
- Given accesses X<sub>1</sub>, ..., X<sub>n-1</sub>, X<sub>n</sub>

| X <sub>4</sub>   |
|------------------|
| X <sub>1</sub>   |
| X <sub>n-2</sub> |
| 1,(11/1/1/1/1/1  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
|                  |
| X <sub>3</sub>   |

| X <sub>4</sub>   |
|------------------|
| X <sub>1</sub>   |
| X <sub>n-2</sub> |
|                  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
| X <sub>n</sub>   |
| X <sub>3</sub>   |
|                  |

- How do we know if the data is present?
- Where do we look?

b. After the reference to  $X_n$ 

a. Before the reference to  $X_n$ 

#### **Direct Mapped Cache**

- Location determined by address
- Direct mapped: only one choice
  - (Block address) modulo (#Blocks in cache)



- #Blocks is a power of 2
- Use low-order address bits

#### **Tags and Valid Bits**

- How do we know which particular block is stored in a cache location?
  - Store block address as well as the data
  - Actually, only need the high-order bits
  - Called the tag
- What if there is no data in a location?
  - Valid bit: 1 = present, 0 = not present
  - Initially 0

- 8-blocks, 1 word/block, direct mapped
- Initial state

| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 22        | 10 110      | Miss     | 110         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | N |     |            |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 26        | 11/010      | Miss     | 010         |

| Index | V | Tag      | Data       |
|-------|---|----------|------------|
| 000   | N |          |            |
| 001   | N | <u> </u> |            |
| 010   | Υ | 11       | Mem[11010] |
| 011   | N |          |            |
| 100   | N |          |            |
| 101   | N |          |            |
| 110   | Υ | 10       | Mem[10110] |
| 111   | N |          |            |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 22 ′      | 10 110      | Hit      | 110         |
| 26        | 11/010      | Hit      | 010         |

| Index | V | Tag  | Data       |
|-------|---|------|------------|
| 000   | N |      |            |
| 001   | N |      |            |
| 010   | Y | 11 ) | Mem[11010] |
| 011   | N |      |            |
| 100   | N |      |            |
| 101   | N |      |            |
| 110   | Υ | 10   | Mem[10110] |
| 111   | N |      |            |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 16        | 10 000      | Miss     | 000         |
| 3         | 00 011      | Miss     | 011         |
| 16        | 10,000      | Hit      | 000         |

|   | Index | <b>V</b> | Tag | Data       |
|---|-------|----------|-----|------------|
| > | 000   | Y        | 10  | Mem[10000] |
|   | 001   | Ν        |     |            |
|   | 010   | Υ        | 11  | Mem[11010] |
| > | 011   | Y        | 00  | Mem[00011] |
|   | 100   | Ν        |     |            |
|   | 101   | N        |     |            |
|   | 110   | Υ        | 10  | Mem[10110] |
|   | 111   | N        |     |            |

| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 18        | 10 010      | Miss     | 010         |

| Index | V | Tag  | Data       |
|-------|---|------|------------|
| 000   | Υ | 10   | Mem[10000] |
| 001   | N |      |            |
| 010   | Y | 10 K | Mem[10010] |
| 011   | Υ | 00   | Mem[00011] |
| 100   | N |      |            |
| 101   | N |      |            |
| 110   | Υ | 10   | Mem[10110] |
| 111   | N |      |            |

#### **Address Subdivision**





## **Example: Larger Block Size**

- 64 blocks, 16 bytes/block
  - To what block number does address 1200 map?
- Block address = [1200/16] = 75
- Block number = 75 modulo 64 = 11



#### **Block Size Considerations**

- Larger blocks should reduce miss rate
  - Due to spatial locality
- But in a fixed-sized cache
- → Larger blocks ⇒ fewer of them
- → More competition ⇒ increased miss rate
  - Larger blocks ⇒ pollution
- Larger miss penalty
  - Can override benefit of reduced miss rate
  - Early restart and critical-word-first can help



#### **Cache Misses**

- On cache hit, CPU proceeds normally
- On cache miss
  - Stall the CPU pipeline
  - Fetch block from next level of hierarchy
  - Instruction cache miss
    - Restart instruction fetch
  - Data cache miss
    - Complete data access

#### Write-Through

- On data-write hit, could just update the block in cache
  - But then cache and memory would be inconsistent
- Write through: also update memory
- But makes writes take longer
  - e.g., if base CPI = 1, 10% of instructions are stores, write to memory takes 100 cycles
    - Effective CPI = 1 + 0.1×100 = 11
- Solution: write buffer
  - Holds data waiting to be written to memory
  - CPU continues immediately
    - Only stalls on write if write buffer is already full



#### Write-Back

- Alternative: On data-write hit, just update the block in cache
  - Keep track of whether each block is dirty
- When a dirty block is replaced
  - Write it back to memory
  - Can use a write buffer to allow replacing block to be read first